TSMC has launched a University FinFET Programme to develop future chip design talent for the industry and driving research chips at 7nm.
https://www.eenewseurope.com/, Feb. 05, 2023 –
Educational access for university students, faculty, and academic researchers is centred on the 16nm process design kit (PDK), but TSMC is also offering multi-project wafer (MPW) services at 7nm.
TSMC partners in Europe, Asia and North America will offer universities a range of resources both for teaching and for research projects leading to silicon test chips.
TSMC looks to 2nm in 2024
TSMC heads below 1nm with 2D transistors at IEDM
TSMC mulls second Japanese wafer fab
Design collateral for teaching is based on TSMC's N16 process, and includes tutorial design cases, training materials and instructional videos, taking students from the conventional planar transistor structure into FinFET designs.
For research projects, TSMC is providing both N16 and N7 process design collateral for test chips to be manufactured via MPW. These include research designs in logic, analog, and radio frequency (RF).
"At TSMC, we are always looking towards the future – not only the future research that will become tomorrow's technology breakthroughs, but the future talent who will become tomorrow's innovators," said Dr. Kevin Zhang, senior vice president of business development at TSMC.